

**Input voltage range: 2.3 V to 5.5 V** 

**20-lead, 4 mm × 4 mm LFCSP package Overcurrent and thermal protection** 

**One 1.2 A buck regulator Two 300 mA LDOs** 

**Undervoltage lockout** 

**threshold monitoring** 

# Micro PMU with 1.2 A Buck, Two 300 mA LDOs, Supervisory, Watchdog, and Manual Reset

# Data Sheet **[ADP5041](http://www.analog.com/ADP5041)**

### <span id="page-0-0"></span>**FEATURES**

**Soft start** 

### **FUNCTIONAL BLOCK DIAGRAM**

<span id="page-0-1"></span>

**Guaranteed reset output valid to VAVIN = 1 V Manual reset input Watchdog refresh input Buck key specifications Output voltage range: 0.8 V to 3.8 V Current mode topology for excellent transient response 3 MHz operating frequency Peak efficiency up to 96% Uses tiny multilayer inductors and capacitors Mode pin selects forced PWM or auto PWM/PSM mode 100% duty cycle low dropout mode LDOs key specifications Output voltage range: 0.8 V to 5.2 V Low input supply voltage from 1.7 V to 5.5 V Stable with 2.2 μF ceramic output capacitors High PSRR Low output noise** 

**Open-drain processor reset with externally adjustable** 

<span id="page-0-2"></span>**GE[NERAL D](http://www.analog.com/ADP5041)ESCRIPTION** 

**Low dropout voltage** 

The ADP5041 combines one high performance buck regulator and two low dropout regulators (LDO) in a small 20-lead LFCSP to meet demanding performance and board space requirements.

**−40°C to +125°C junction temperature range** 

The high switching frequency of the buck regulator enables use of tiny multilayer external components and minimizes board space.

When the MODE pin is set to logic high, the buck regulator operates in forced PWM mode. When the MODE pin is set to logic low, the buck regulator operates in PWM mode when the load is around the nominal value. When the load current falls below a predefined threshold, the regulator operates in power save mode (PSM), improving the light load efficiency. The low quiescent current, low dropout voltage, and wide input voltage

**Rev.** 0 **Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.** 

<span id="page-0-3"></span>range of the [ADP5041 L](http://www.analog.com/ADP5041)DOs extend the battery life of portable devices. The ADP5041 LDOs maintain a power supply rejection greater than 60 dB for frequencies as high as 10 kHz while operating with a low [headroom](http://www.analog.com/ADP5041) voltage.

Each regulator in the ADP5041 is activated by a high level on the respective enable pin. The output voltages of the regulators and the reset threshold are programmed through [external resis](http://www.analog.com/ADP5041)tor dividers to address a variety of applications. The ADP5041 contains supervisory circuits that monitor power supply voltage levels and code execution integrity in microprocessor-based systems. They also provide power-on reset signals. An on-chip watchdog timer can reset the microprocessor if it fails to strobe within a preset timeout period.

# **ADP5041**

# **TABLE OF CONTENTS**





### <span id="page-1-0"></span>**REVISION HISTORY**

12/11-Revision 0: Initial Version

## <span id="page-2-0"></span>**SPECIFICATIONS**

### <span id="page-2-1"></span>**GENERAL SPECIFICATIONS**

AVIN, VIN1 = 2.3 V to 5.5 V; AVIN, VIN1 ≥VIN2, VIN3; VIN2, VIN3 = 1.7 V to 5.5 V, T<sub>J</sub> = -40°C to +125°C for minimum/maximum specifications, and  $T_A = 25^{\circ}C$  for typical specifications, unless otherwise noted.





<sup>1</sup> Start-up time is defined as the time from the moment EN1 = EN2 = EN3 transfers from 0 V to VAVIN to the moment VOUT1, VOUT2, and VOUT3 are reaching 90% of their nominal levels. Start-up times are shorter for individual channels if another channel is already enabled. See th[e Typical Performance Characteristics](#page-8-0) section for more information.

### <span id="page-2-2"></span>**SUPERVISORY SPECIFICATIONS**

AVIN, VIN1 = 2.3 V to 5.5 V; T<sub>J</sub> = -40°C to +125°C for minimum/maximum specifications, and T<sub>A</sub> = 25°C for typical specifications, unless otherwise noted.

**Table 2.** 





### <span id="page-3-0"></span>**BUCK SPECIFICATIONS**

AVIN, VIN1 = 2.3 V to 5.5 V; V<sub>OUT1</sub> = 1.8 V; L = 1 µH; C<sub>IN</sub> = 10 µF; C<sub>OUT</sub> = 10 µF; T<sub>J</sub> = -40°C to +125°C for minimum/maximum specifications, and  $T_A = 25^{\circ}C$  for typical specifications, unless otherwise noted.<sup>1</sup>



<sup>1</sup> All limits at temperature extremes are guaranteed via correlation using standard statistical quality control (SQC).

### <span id="page-4-0"></span>**LDO1, LDO2 SPECIFICATIONS**

 $V_{IN2}$ ,  $V_{IN3}$  = ( $V_{OUT2}$ ,  $V_{OUT3}$  + 0.5 V) or 1.7 V (whichever is greater) to 5.5 V; AVIN, VIN1  $\geq$  VIN2, VIN3; C<sub>IN</sub> = 1 µF, C<sub>OUT</sub> = 2.2 µF; T<sub>J</sub>= −40°C to +125°C for minimum/maximum specifications and T<sub>A</sub> = 25°C for typical specifications, unless otherwise noted.<sup>1</sup>



<sup>1</sup> All limits at temperature extremes are guaranteed via correlation using standard statistical quality control (SQC).

<sup>2</sup> This is the input current into VIN2 and VIN3 that is not delivered to the output load.

<sup>3</sup> Based on an end-point calculation using 1 mA and 300 mA loads.

<sup>4</sup> Dropout voltage is defined as the input-to-output voltage differential when the input voltage is set to the nominal output voltage. This applies only to output voltages above 1.7 V.

<sup>5</sup> Current-limit threshold is defined as the current at which the output voltage drops to 90% of the specified typical value. For example, the current limit for a 3.0 V output voltage is defined as the current that causes the output voltage to drop to 90% of 3.0 V, or 2.7 V.

### <span id="page-5-0"></span>**INPUT AND OUTPUT CAPACITOR, RECOMMENDED SPECIFICATIONS**

#### **Table 5.**



<sup>1</sup> The minimum input capacitance should be greater than 4.7 µF over the full range of operating conditions. The full range of operating conditions in the application must be considered during device selection to ensure that the minimum capacitance specification is met. X7R and X5R type capacitors are recommended, whereas Y5V and Z5U capacitors are not recommended for use with the buck.

<sup>2</sup> The minimum output capacitance should be greater than 7 µF over the full range of operating conditions. The full range of operating conditions in the application must be considered during device selection to ensure that the minimum capacitance specification is met. X7R and X5R type capacitors are recommended, whereas Y5V and Z5U capacitors are not recommended for use with the buck.

<sup>3</sup> The minimum input and output capacitance should be greater than 0.70 µF over the full range of operating conditions. The full range of operating conditions in the application must be considered during device selection to ensure that the minimum capacitance specification is met. X7R and X5R type capacitors are recommended, whereas Y5V and Z5U capacitors are not recommended for use with LDOs.

## <span id="page-6-0"></span>ABSOLUTE MAXIMUM RATINGS

#### **Table 6.**



Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

### <span id="page-6-1"></span>**THERMAL RESISTANCE**

 $\theta_{JA}$  is specified for the worst-case conditions, that is, a device soldered in a circuit board for surface-mount packages.

#### <span id="page-6-3"></span>**Table 7. Thermal Resistance**



### <span id="page-6-2"></span>**ESD CAUTION**



ESD (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

# <span id="page-7-0"></span>PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



*Figure 2. Pin Configuration—View from Top of the Die*

#### **Table 8. Pin Function Descriptions**



# <span id="page-8-0"></span>TYPICAL PERFORMANCE CHARACTERISTICS

VIN1 = VIN2 = VIN3 = AVIN = 5.0 V,  $T_A$  = 25°C, unless otherwise noted.



*Figure 4. Total Inrush Current, All Channels Started Simultaneously*



*Figure 5. System Quiescent Current (Sum of All the Input Currents) vs. Input Voltage*  $V_{OUT1} = 1.8$  *V,*  $V_{OUT2} = V_{OUT3} = 3.3$  *<i>V, (UVLO* = 3.3 *V)* 



*Figure 8. Buck Startup, V*<sub>OUT1</sub> = 1.2 V,  $I_{OUT}$  = 20 mA

09652-012

09652-013

09652-014



*Figure 11. Buck Load Regulation Across Temperature, Vouti* = 1.8 V, *Auto Mode*

*Figure 14. Buck Load Regulation Across Temperature, Vout1* = 3.3 V, *PWM Mode*

09652-018

09652-018

09652-019

09652-019

09652-020

9652-020



09652-024

9652-024

09652-025

)9652

**D25** 

09652-026

9652



*Figure 26. Buck Efficiency vs. Load Current, Across Temperature, VIN = 5.0 V, VOUT1 = 3.3 V, PWM Mode*

*VOUT1 = 1.2 V, Auto Mode*

#### **100 90** НÜ m i **80 70** 8 **EFFICIENCY (%) 60 EFFICIENCY 50 40 30 20 –40°C 10 +25°C +85°C 0** 027 09652-027 **0.0001 0.001 0.01 0.1 1** 09652-**OUTPUT CURRENT (A)**

*Figure 27. Buck Efficiency vs. Load Current, Across Temperature, VIN = 5.0 V, VOUT1 = 1.8 V, Auto Mode*



*Figure 28. Buck Efficiency vs. Load Current, Across Temperature, VIN = 5.0 V, VOUT1 = 1.8 V, PWM Mode*



*Figure 29. Buck Efficiency vs. Load Current, Across Temperature, VIN = 5.0 V, VOUT1 = 1.2 V, Auto Mode*



*Figure 30. Buck Efficiency vs. Load Current, Across Temperature, VIN = 5.0 V, VOUT1 = 1.2 V, PWM Mode*



*Figure 31. Buck DC Current Capability vs. Input Voltage*



*Figure 32. Buck DC Current Capability vs. Input Voltage*





*Figure 34. Buck Switching Frequency vs. Output Current, Across Temperature, Vout1* = 1.8 V, PWM Mode



*Figure 35. Typical Waveforms, Vout1* = 3.3 V, Iout1 = 30 mA, Auto Mode



*Figure 36. Typical Waveforms, Vouti* = 1.8 V, Iouti = 30 mA, Auto Mode



*Figure 37. Typical Waveforms, V<sub>OUT1</sub> = 1.2 V, I<sub>OUT1</sub> = 30 mA, Auto Mode* 



*Figure 38. Typical Waveforms, V<sub>OUT1</sub>* = 3.3 V, I<sub>OUT1</sub> = 30 mA, PWM Mode



*Figure 39. Typical Waveforms, Vout1* = 1.8 V, Iout1 = 30 mA, PWM Mode



*Figure 40. Typical Waveforms, Vout1* = 1.2 V, Iout1 = 30 mA, PWM Mode



*Figure 41. Buck Response to Line Transient, Input Voltage from 4.5 V to 5.0 V, VOUT1 = 3.3 V, IOUT1 = 5 mA, Auto Mode*



*Figure 42. Buck Response to Line Transient, Input Voltage from 4.5 V to 5.0 V, VOUT1 = 1.8 V, IOUT1 = 5 mA, Auto Mode*



*Figure 43. Buck Response to Line Transient, Input Voltage from 4.5 V to 5.0 V, VOUT1 = 1.2 V, IOUT1 = 5 mA, Auto Mode*



*Figure 44. Buck Response to Line Transient, Input Voltage from 4.5 V to 5.0 V, VOUT1 = 3.3 V, PWM Mode*







*Figure 46. Buck Response to Line Transient, Input Voltage from 4.5 V to 5.0 V, VOUT1 = 1.2 V, PWM Mode*



*Figure 47. Buck Response to Load Transient, I<sub>OUT1</sub> = 20 mA to 200 mA, VOUT1 = 3.3 V, Auto Mode*



*Figure 48. Buck Response to Load Transient,*  $I<sub>OUT1</sub> = 50$  *mA to 500 mA, VOUT1 = 3.3 V, Auto Mode*



*Figure 49. Buck Response to Load Transient, Iouti = 20 mA to 200 mA, VOUT1 = 1.8 V, Auto Mode*



*Figure 50. Buck Response to Load Transient, Iout1 = 50 mA to 500 mA, VOUT1 = 1.8 V, Auto Mode*

### **SW 1 VOUT 2 I**OUT **3 1ΜΩ**  $\frac{B}{N}$ W 20.0M **CH1 4.0V/DIV A CH3 94.0mA 200µs/DIV 500kS/s**  $051$ 09652-051 **CH2 CH3 50.0mV/DIV 1MΩ BW 120M 100mA/DIV BW 20.0M** 9652-**2.0µs/pt**

*Figure 51. Buck Response to Load Transient,*  $I_{\text{OUT1}} = 20$  *mA to 200 mA, VOUT1 = 1.2 V, Auto Mode*



*Figure 52. Buck Response to Load Transient, Iouti = 50 mA to 500 mA, VOUT1 = 1.2 V, Auto Mode*



*Figure 53. Buck Response to Load Transient, I<sub>OUT1</sub> = 20 mA to 200 mA, VOUT1 = 3.3 V, PWM Mode*



*Figure 54. Buck Response to Load Transient, IouT1 = 50 mA to 500 mA, VOUT1 = 3.3 V, PWM Mode*



*Figure 55. Buck Response to Load Transient,*  $I_{\text{OUT1}} = 20 \text{ mA}$  *to 200 mA, VOUT1 = 1.8 V, PWM Mode*



*Figure 56. Buck Response to Load Transient, I<sub>OUT1</sub> = 50 mA to 500 mA, VOUT1 = 1.8 V, PWM Mode* 







*Figure 58. Buck Response to Load Transient,*  $I_{\text{OUT1}} = 50$  *mA to 500 mA, VOUT1 = 1.2 V, PWM Mode*



*Figure 59. LDO1, LDO2 Startup, Vout* = 4.7 *V, Iout* = 5 mA



*Figure 60. LDO1, LDO2 Startup, V<sub>OUT</sub> = 3.3 V, I<sub>OUT</sub> = 5 mA* 







*Figure 62. LDO1, LDO2 Startup, VOUT = 1.2 V, IOUT = 5 mA*

**4.758** OUTPUT VOLTAGE (V) **OUTPUT VOLTAGE (V) 5.5V 4.708 4.658 5.0V 4.608** 09652-063 09652-063 **0.001 0.01 0.1 OUTPUT CURRENT (A)**

*Figure 63. LDO1, LDO2 Load Regulation Across Input Voltage, Vout* = 4.7 V



*Figure 64. LDO1, LDO2 Load Regulation Across Input Voltage, V<sub>OUT</sub> = 3.3 V* 



*Figure 65. LDO1, LDO2 Load Regulation Across Input Voltage, Vout* = 1.8 V



*Figure 66. LDO1, LDO2 Load Regulation Across Input Voltage, V<sub>OUT</sub> = 1.2 V* 



*Figure 67. LDO1, LDO2 Load Regulation Across Temperature, V<sub>IN</sub> = 3.6 V,*  $V_{OUT} = 3.3 V$ 



*Figure 68. LDO1, LDO2 Load Regulation Across Temperature, V<sub>IN</sub> = 3.6 V,*  $V_{OUT} = 1.8 V$ 



*Figure 69. LDO1, LDO2 Load Regulation Across Temperature, V<sub>IN</sub> = 3.6 V,*  $V_{OUT} = 1.2 V$ 



*Figure 70. LDO1, LDO2 Line Regulation Across Input Voltage, Vout* = 4.7 V



*Figure 71. LDO1, LDO2 Line Regulation Across Input Voltage, Vout* = 3.3 V



*Figure 72. LDO1, LDO2 Line Regulation Across Input Voltage, Vout* = 1.8 V



*Figure 73. LDO1, LDO2 Line Regulation Across Input Voltage, Vout* = 1.2 V



*Figure 74. LDO1, LDO2 Ground Current vs. Output Current, Vout* = 3.3 V

#### **200 180 160** ट्ट **GROUND CURRENT (µA) 140** GROUND CURRENT **120 100 80 60 0.000001A 0.0001A 0.001A 0.01A 0.1A 0.15A 40 20 0.3A**  $0$  –<br> $3.8$ 19652-075 09652-075 **3.8 4.3 4.8 5.3 INPUT VOLTAGE (V)**

*Figure 75. LDO1, LDO2 Ground Current vs. Input Voltage, Across Output Load (A), VOUT = 3.3 V*



*Figure 76. LDO1, LDO2 Response to Load Transient, Iout from 1 mA to*  $80 \text{ mA}$ ,  $V_{OUT} = 4.7 \text{ V}$ 



*Figure 77. LDO1, LDO2 Response to Load Transient, I<sub>OUT</sub> from 10 mA to 200 mA, VOUT = 4.7 V*



*Figure 78. LDO1, LDO2 Response to Load Transient, IOUT from 1 mA to 80 mA, VOUT = 3.3 V*



*Figure 79. LDO1, LDO2 Response to Load Transient, I<sub>OUT</sub> from 10 mA to*  $200$  mA,  $V_{OUT}$  = 3.3 V



*Figure 80. LDO1, LDO2 Response to Load Transient, IOUT from 1 mA to 80 mA, VOUT = 1.8 V*



*Figure 81. LDO1, LDO2 Response to Load Transient, IOUT from 10 mA to 200 mA, VOUT = 1.8 V*



*Figure 82. LDO1, LDO2 Response to Load Transient, I<sub>OUT</sub> from 1 mA to*  $80 \text{ mA}$ ,  $V_{OUT} = 1.2 \text{ V}$ 



*Figure 83. LDO1, LDO2 Response to Load Transient, IOUT from 10 mA to 200 mA, VOUT = 1.2 V*



*Figure 84. LDO1, LDO2 Response to Line Transient, Input Voltage from 4.5 V to 5.5 V, VOUT = 3.3 V*



*Figure 85. LDO1, LDO2 Response to Line Transient, Input Voltage from*  4.5 V to 5.5 V,  $V_{OUT}$  = 1.8 V



*Figure 86. LDO1, LDO2 Response to Line Transient, Input Voltage from 4.5 V to 5.5 V, VOUT = 1.2 V*



*Figure 87. LDO1, LDO2 Response to Line Transient, Input Voltage from 3.3 V to 3.8 V, VOUT = 1.8 V*



*Figure 88. LDO1, LDO2 Response to Line Transient, Input Voltage from*  3.3 *V* to 3.8 *V*,  $V_{OUT}$  = 1.2 *V* 



*Figure 89. LDO1, LDO2 Output Current Capability vs. Input Voltage* 



*Figure 90. LDO1 Output Noise vs. Load Current, Across Input and Output Voltage*





*Figure 92. LDO1 Noise Spectrum Across Output Voltage,*   $V_{IN} = V_{OUT} + 0.3 V$ 

*Figure 91. LDO2 Output Noise vs. Load Current, Across Input and Output Voltage*







09652-090

## <span id="page-25-0"></span>THEORY OF OPERATION



*Figure 101. Functional Block Diagram*

### <span id="page-25-1"></span>**POWER MANAGEMENT UNIT**

The [ADP5041](http://www.analog.com/ADP5041) is a micro power management unit (micro PMU) combing one step-down (buck) dc-to-dc regulator, two low dropout linear regulators (LDOs), and a supervisory circuit, with watchdog, for processor control. The high switching frequency and tiny 20-pin LFCSP package allow for a small power management solution.

The regulators are activated by a logic level high applied to the respective EN pin. The EN1 pin controls the buck regulator, the EN2 pin controls LDO1, and the EN3 pin controls LDO2. Other features available on this device are the MODE pin to control the buck switching operation and a push-button reset input.

The regulator output voltages and the reset threshold are set through external resistor dividers.

When a regulator is turned on, the output voltage ramp is controlled through a soft start circuit to avoid a large inrush current due to the discharged output capacitors.

The buck regulator can operate in forced PWM mode if the MODE pin is at a logic high level. In forced PWM mode, the switching frequency of the buck is always constant and does not change with the load current. If the MODE pin is at a logic low level, the switching regulator operates in auto PWM/PSM mode. In this mode, the regulator operates at fixed PWM frequency when the load current is above the power save current threshold. When the load current falls below the power saving current threshold, the regulator enters power saving mode, where the switching occurs in bursts. The burst repetition rate is a function of the current load and the output capacitor value. This operating mode reduces the switching and quiescent current losses.

### *Thermal Protection*

In the event that the junction temperature rises above 150°C, the thermal shutdown circuit turns off the buck and the LDOs. Extreme junction temperatures can be the result of high current operation, poor circuit board design, or high ambient temperature. A 20°C hysteresis is included in the thermal shutdown circuit so that when thermal shutdown occurs, the buck and the LDOs do not return to normal operation until the on-chip temperature drops below 130°C. When coming out of thermal shutdown, all regulators start with soft start control.

#### *Undervoltage Lockout*

To protect against battery discharge, undervoltage lockout (UVLO) circuitry is integrated in the [ADP5041.](http://www.analog.com/ADP5041) If the input voltage on AVIN drops below a typical 2.15 V UVLO threshold, all channels shut down. In the buck channel, both the power switch and the synchronous rectifier turn off. When the voltage on AVIN rises above the UVLO threshold, the part is enabled once more.

Alternatively, the user can select device models with a UVLO set at a higher level, suitable for 5 V applications. For these models, the device reaches the turn-off threshold when the input supply drops to 3.65 V typical.

### *Enable/Shutdown*

The [ADP5041](http://www.analog.com/ADP5041) has individual control pins for each regulator. A logic level high applied to the ENx pin activates a regulator, whereas a logic level low turns off a regulator.

### *Active Pull-Down*

The [ADP5041](http://www.analog.com/ADP5041) can be ordered with the active pull-down option enabled. The pull-down resistors are connected between each regulator output and AGND. The pull-downs are enabled, when the regulators are turned off. The typical value of the pull-down resistor is 600  $\Omega$  for the LDOs and 85  $\Omega$  for the buck.

### <span id="page-26-0"></span>**BUCK SECTION**

The buck uses a fixed frequency and high speed current mode architecture. The buck operates with an input voltage of 2.3 V to 5.5 V.

The buck output voltage is set through external resistor dividers, shown i[n Figure 102.](#page-26-1) VOUT1 must be connected to the output capacitor.  $V_{FB1}$  is internally set to 0.5 V. The output voltage can be set from 0.8 V to 3.8 V.



*Figure 102. Buck External Output Voltage Setting*

#### <span id="page-26-1"></span>*Control Scheme*

The buck operates with a fixed frequency, current mode PWM control architecture at medium to high loads for high efficiency, but operation shifts to a power save mode (PSM) control scheme at light loads to lower the regulation power losses. When operating in fixed frequency PWM mode, the duty cycle of the integrated switches is adjusted and regulates the output voltage. When operating in PSM at light loads, the output voltage is controlled in a hysteretic manner, with higher output voltage ripple. During part of this time, the converter is able to stop switching and enters an idle mode, which improves conversion efficiency.

#### *PWM Mode*

In PWM mode, the buck operates at a fixed frequency of 3 MHz, set by an internal oscillator. At the start of each oscillator cycle, the PFET switch is turned on, sending a positive voltage across the inductor. Current in the inductor increases until the current sense signal crosses the peak inductor current threshold that turns off the PFET switch and turns on the NFET synchronous rectifier. This sends a negative voltage across the inductor, causing the inductor current to decrease. The synchronous rectifier stays on for the rest of the cycle. The buck regulates the output voltage by adjusting the peak inductor current threshold.

### *Power Save Mode (PSM)*

The buck smoothly transitions to PSM operation when the load current decreases below the PSM current threshold. When the buck enters power-save mode, an offset is introduced in the PWM regulation level, which makes the output voltage rise. When the output voltage reaches a level that is approximately 1.5% above the PWM regulation level, PWM operation is turned off. At this point, both power switches are off, and the buck enters an idle mode. The output capacitor discharges until the output voltage falls to the PWM regulation voltage, at which point the device drives the inductor to make the output voltage rise again to the upper threshold. This process is repeated while the load current is below the PSM current threshold.

The [ADP5041](http://www.analog.com/ADP5041) has a dedicated MODE pin controlling the PSM and PWM operation. A high logic level applied to the MODE pin forces the buck to operate in PWM mode. A logic level low sets the buck to operate in auto PSM/PWM.

### **PSM Current Threshold**

The PSM current threshold is set to 100 mA. The buck employs a scheme that enables this current to remain accurately controlled, independent of input and output voltage levels. This scheme also ensures that there is very little hysteresis between the PSM current threshold for entry to, and exit from, the PSM mode. The PSM current threshold is optimized for excellent efficiency over all load currents.

#### **Short-Circuit Protection**

The buck includes frequency foldback to prevent current runaway on a hard short at the output. When the voltage at the feedback pin falls below half the internal reference voltage, indicating the possibility of a hard short at the output, the switching frequency is reduced to half the internal oscillator frequency. The reduction in the switching frequency allows more time for the inductor to discharge, preventing a runaway of output current.

#### **Soft Start**

The buck has an internal soft start function that ramps the output voltage in a controlled manner upon startup, thereby limiting the inrush current. This prevents possible input voltage drops when a battery or a high impedance power source is connected to the input of the converter.

#### **Current Limit**

The buck has protection circuitry to limit the amount of positive current flowing through the PFET switch and the amount of negative current flowing through the synchronous rectifier. The positive current limit on the power switch limits the amount of current that can flow from the input to the output. The negative current limit prevents the inductor current from reversing direction and flowing out of the load.

### **100% Duty Operation**

With a drop in input voltage, or with an increase in load current, the buck may reach a limit where, even with the PFET switch on 100% of the time, the output voltage drops below the desired output voltage. At this limit, the buck transitions to a mode where the PFET switch stays on 100% of the time. When the input conditions change again and the required duty cycle falls, the buck immediately restarts PWM regulation without allowing overshoot on the output voltage.

### <span id="page-27-0"></span>**LDO SECTION**

The [ADP5041](http://www.analog.com/ADP5041) contains two LDOs with low quiescent current that provide output currents up to 300 mA. The low 10 μA typical quiescent current at no load makes the LDO ideal for battery-operated portable equipment.

The LDOs operate with an input voltage range of 1.7 V to 5.5 V. The wide operating range makes these LDOs suitable for cascade configurations where the LDO supply voltage is provided from the buck regulator.

Each LDO output voltage is set though external resistor dividers, as shown i[n Figure 103.](#page-27-2)  $V_{FB2}$  and  $V_{FB3}$  are internally set to 0.5 V. The output voltage can be set from 0.8 V to 5.2 V.



Figure 103. LDOs External Output Voltage Setting

<span id="page-27-2"></span>The LDOs also provide high power supply rejection ratio (PSRR), low output noise, and excellent line and load transient response with small ceramic 1 μF input and 2.2 μF output capacitors.

LDO2 is optimized to supply analog circuits because it offers better noise performance compared to LDO1. LDO1 should be used in applications where noise performance is not critical.

### <span id="page-27-1"></span>**SUPERVISORY SECTION**

The [ADP5041 p](http://www.analog.com/ADP5041)rovides microprocessor supply voltage supervision by controlling the reset input of the microprocessor. Code execution errors are avoided during power-up, powerdown, and brownout conditions by asserting a reset signal when the supply voltage is below a preset threshold and by allowing supply voltage stabilization with a fixed timeout reset pulse after the supply voltage rises above the threshold. In addition, problems with microprocessor code execution can be monitored and corrected with a watchdog timer.

### **Reset Output**

The [ADP5041 h](http://www.analog.com/ADP5041)as an active low, open-drain reset output. This output structure requires an external pull-up resistor to connect the reset output to a voltage rail that is no higher than 6 V. The resistor should comply with the logic low and logic high voltage level requirements of the microprocessor while supplying input current and leakage paths on the nRSTO pin. A 10 k $\Omega$  resistor is adequate in most situations.

The reset output is asserted when the monitored rail is below the reset threshold ( $V<sub>TH</sub>$ ) or when WDI is not serviced within the watchdog timeout period (twpI). Reset remains asserted for the duration of the reset active timeout period  $(t_{RP})$  after the monitored rail rises above the reset threshold or after the watchdog timer times out. [Figure 104 il](#page-28-0)lustrates the behavior of the reset output, nRSTO, and it assumes that VOUT2 is selected as the rail to be monitored and supplies the external pull-up connected to the nRSTO output.



*Figure 104. Reset Timing Diagram*

<span id="page-28-0"></span>The [ADP5041](http://www.analog.com/ADP5041) has a reset threshold programming input pin, VTHR, to monitor a supply rail.

The reset threshold voltage at VTHR input is typically 0.5 V. To monitor a voltage greater than 0.5 V, connect a resistor divider network to the device as shown i[n Figure 105,](#page-28-1) where



*Figure 105. External Reset Threshold Programming*

<span id="page-28-1"></span>Do not allow the VTHR input to float or to be grounded. Connect it to a supply voltage greater than its specified threshold voltage. A small capacitor can be added on VTHR to improve the noise rejection and to prevent false reset generation.

The [ADP5041](http://www.analog.com/ADP5041) can be factory programmed to a 2.25 V or 3.6 V UVLO threshold. When monitoring the input supply voltage, if the selected reset threshold is below the UVLO level, the reset output, nRSTO, is asserted low as soon as the input voltage falls below the UVLO threshold. Below the UVLO threshold, the reset output is maintained low down to ~1 V input voltage. This is to ensure that the reset output is not released when there is sufficient voltage on the rail supplying a processor to restart the processor operations.

#### *Manual Reset Input*

The [ADP5041](http://www.analog.com/ADP5041) features a manual reset input  $(MR)$  which, when driven low, asserts the reset output. When  $\overline{\text{MR}}$  transitions from low to high, the reset remains asserted for the duration of the reset active timeout period before deasserting. The  $\overline{MR}$  input has a 52 kΩ, internal pull-up connected to AVIN, so that the input is always high when unconnected. An external pushbutton switch can be connected between  $\overline{MR}$  and ground so that the user can generate a reset. Debounce circuitry for this purpose is integrated on chip. Noise immunity is provided on the MR input, and fast negative-going transients of up to 100 ns (typical) are ignored. A 0.1 µF capacitor between MR and ground provides additional noise immunity.

#### *Watchdog Input*

The [ADP5041](http://www.analog.com/ADP5041) features a watchdog timer that monitors microprocessor activity. The watchdog timer circuit is cleared with every low-to-high or high-to-low logic transition on the watchdog input pin (WDI), which detects pulses as short as 80 ns. If the timer counts through the preset watchdog timeout period  $(t<sub>WDI</sub>)$ , an output reset is asserted. The microprocessor is required to toggle the WDI pin to avoid being reset. Failure of the microprocessor to toggle WDI within the timeout period, therefore, indicates a code execution error, and the reset pulse generated restarts the microprocessor in a known state.

As well as logic transitions on WDI, the watchdog timer is also cleared by a reset assertion due to an undervoltage condition on the monitored rail. When reset is asserted, the watchdog timer is cleared and does not begin counting again until reset deasserts. The watchdog timer can be disabled by leaving WDI floating or by three-stating the WDI driver.

The [ADP5041](http://www.analog.com/ADP5041) can be factory programmed to two possible watchdog timer values as indicated i[n Table 18.](#page-38-1)



*Figure 106. Watchdog Timing Diagram*



*Figure 107[. ADP5041](http://www.analog.com/ADP5041) State Flow*

## <span id="page-30-0"></span>APPLICATIONS INFORMATION **BUCK EXTERNAL COMPONENT SELECTION**

<span id="page-30-1"></span>Trade-offs between performance parameters such as efficiency and transient response are made by varying the choice of external components in the applications circuit, as shown in [Figure 1.](#page-0-3)

#### *Feedback Resistors*

Referring to [Figure 102,](#page-26-1) the total combined resistance for R1 and R2 is not to exceed 400 kΩ.

#### *Inductor*

The high switching frequency of the [ADP5041](http://www.analog.com/ADP5041) buck allows for the selection of small chip inductors. For best performance, use inductor values between 0.7 μH and 3.0 μH. Suggested inductors are shown i[n Table 9.](#page-30-2)

The peak-to-peak inductor current ripple is calculated using the following equation:

$$
I_{RIPPLE} = \frac{V_{OUT} \times (V_{IN} - V_{OUT})}{V_{IN} \times f_{SW} \times L}
$$

where:

*fSW* is the switching frequency.

*L* is the inductor value.

The minimum dc current rating of the inductor must be greater than the inductor peak current. The inductor peak current is calculated using the following equation:

$$
I_{\textit{PEAK}} = I_{\textit{LOAD(MAX)}} + \frac{I_{\textit{RIPPLE}}}{2}
$$

<span id="page-30-2"></span>**Table 9. Suggested 1.0 μH Inductors**



Inductor conduction losses are caused by the flow of current through the inductor, which has an associated internal dc resistance (DCR). Larger sized inductors have smaller DCR, which may decrease inductor conduction losses. Inductor core losses are related to the magnetic permeability of the core material. Because the buck is a high switching frequency dc-to-dc converter, shielded ferrite core material is recommended for its low core losses and low EMI.

### *Output Capacitor*

Higher output capacitor values reduce the output voltage ripple and improve load transient response. When choosing the capacitor value, it is also important to account for the loss of capacitance due to output voltage dc bias.

Ceramic capacitors are manufactured with a variety of dielectrics, each with a different behavior over temperature and applied voltage. Capacitors must have a dielectric adequate to ensure the minimum capacitance over the necessary temperature range and dc bias conditions. X5R or X7R dielectrics with a voltage rating of 6.3 V or 10 V are highly recommended for best performance. Y5V and Z5U dielectrics are not recommended for use with any dc-to-dc converter because of their poor temperature and dc bias characteristics.

The worst-case capacitance accounting for capacitor variation over temperature, component tolerance, and voltage is calculated using the following equation:

$$
C_{EFF} = C_{OUT} \times (1 - TEMPCO) \times (1 - TOL)
$$

where:

*CEFF* is the effective capacitance at the operating voltage. *TEMPCO* is the worst-case capacitor temperature coefficient. *TOL* is the worst-case component tolerance.

In this example, the worst-case temperature coefficient (TEMPCO) over −40°C to +85°C is assumed to be 15% for an X5R dielectric. The tolerance of the capacitor (TOL) is assumed to be 10%, and C<sub>OUT</sub> is 9.24 μF at 1.8 V, as shown in [Figure 108.](#page-30-3)

Substituting these values in the equation yields

 $C_{EFF}$  = 9.24  $\mu$ F × (1 – 0.15) × (1 – 0.1) = 7.07 $\mu$ F

To guarantee the performance of the buck, it is imperative that the effects of dc bias, temperature, and tolerances on the behavior of the capacitors be evaluated for each application.



<span id="page-30-3"></span>The peak-to-peak output voltage ripple for the selected output capacitor and inductor values is calculated using the following equation:

$$
V_{RIPPLE} = \frac{I_{RIPPLE}}{8 \times f_{SW} \times C_{OUT}} \approx \frac{V_{IN}}{(2\pi \times f_{SW})^2 \times L \times C_{OUT}}
$$

Capacitors with lower equivalent series resistance (ESR) are preferred to guarantee low output voltage ripple, as shown in the following equation:

$$
ESR_{COUT} \le \frac{V_{RIPPLE}}{I_{RIPPLE}}
$$

The effective capacitance needed for stability, which includes temperature and dc bias effects, is a minimum of  $7 \mu$ F and a maximum of 40 µF.

**Table 10. Suggested 10 μF Capacitors**

| Vendor         | <b>Type</b>      | Model           | Case<br><b>Size</b> | <b>Voltage</b><br><b>Rating (V)</b> |
|----------------|------------------|-----------------|---------------------|-------------------------------------|
| Murata         | X5R              | GRM188R60J106   | 0603                | 6.3                                 |
| Taiyo<br>Yuden | X <sub>5</sub> R | JMK107BJ106MA-T | 0603                | 6.3                                 |
| <b>TDK</b>     | X <sub>5</sub> R | C1608JB0J106K   | 0603                | 6.3                                 |
| Panasonic      | X5R              | ECJ1VB0J106M    | 0603                | 6.3                                 |

The buck regulator requires 10  $\mu$ F output capacitors to guarantee stability and response to rapid load variations and to transition in and out the PWM/PSM modes. In certain applications where the buck regulator powers a processor, the operating state is known because it is controlled by software. In this condition, the processor can drive the MODE pin according to the operating state; consequently, it is possible to reduce the output capacitor from 10 µF to 4.7 µF because the regulator does not expect a large load variation when working in PSM mode (se[e Figure 109\)](#page-31-2).



<span id="page-31-2"></span>*Figure 109. Processor System Power Management with PSM/PWM Control*

### *Input Capacitor*

A higher value input capacitor helps to reduce the input voltage ripple and improve transient response. Maximum input capacitor current is calculated using the following equation:

$$
I_{\textit{CIN}} \geq I_{\textit{LOAD(MAX)}}\sqrt{\frac{V_{\textit{OUT}}(V_{\textit{IN}}-V_{\textit{OUT}})}{V_{\textit{IN}}}}
$$

To minimize supply noise, place the input capacitor as close to the VIN pin of the buck as possible. As with the output capacitor, a low ESR capacitor is recommended.

The effective capacitance needed for stability, which includes temperature and dc bias effects, is a minimum of 3 µF and a maximum of 10 µF. A list of suggested capacitors is shown in [Table 11.](#page-31-3)

<span id="page-31-3"></span>



### <span id="page-31-0"></span>**LDO EXTERNAL COMPONENT SELECTION**

#### *Feedback Resistors*

The maximum value of Rb is not to exceed 200 k $\Omega$  (see [Figure 103\)](#page-27-2).

### <span id="page-31-1"></span>**OUTPUT CAPACITOR**

The [ADP5041](http://www.analog.com/ADP5041) LDOs are designed for operation with small, space-saving ceramic capacitors, but they function with most commonly used capacitors as long as care is taken with the ESR value. The ESR of the output capacitor affects stability of the LDO control loop. A minimum of 0.70  $\mu$ F capacitance with an ESR of 1  $\Omega$  or less is recommended to ensure stability of the LDO. Transient response to changes in load current is also affected by output capacitance. Using a larger value of output capacitance improves the transient response of the LDO to large changes in load current.

When operating at output currents higher than 200 mA a minimum of 2.2 µF capacitance with an ESR of 1  $\Omega$  or less is recommended to ensure stability of the LDO.

#### **Table 12. Suggested 2.2 μF Capacitors**



### *Input Bypass Capacitor*

Connecting 1 µF capacitors from VIN2 and VIN3 to ground reduces the circuit sensitivity to printed circuit board (PCB) layout, especially when long input traces or high source impedance is encountered. If greater than 1 µF of output capacitance is required, increase the input capacitor to match it.



#### **Table 13. Suggested 1.0 μF Capacitors**

#### *Input and Output Capacitor Properties*

Use any good quality ceramic capacitor with the [ADP5041](http://www.analog.com/ADP5041) as long as it meets the minimum capacitance and maximum ESR requirements. Ceramic capacitors are manufactured with a variety of dielectrics, each with a different behavior over temperature and applied voltage. Capacitors must have a dielectric adequate to ensure the minimum capacitance over the necessary temperature range and dc bias conditions. X5R or X7R dielectrics with a voltage rating of 6.3 V or 10 V are recommended for best performance. Y5V and Z5U dielectrics are not recommended for use with any LDO because of their poor temperature and dc bias characteristics.

[Figure 110](#page-32-1) depicts the capacitance vs. dc voltage bias characteristic of a 0402 1 µF, 10 V, X5R capacitor. The voltage stability of a capacitor is strongly influenced by the capacitor size and voltage rating. In general, a capacitor in a larger package or higher voltage rating exhibits better stability. The temperature variation of the X5R dielectric is about ±15% over the −40°C to +85°C temperature range and is not a function of package or voltage rating.





<span id="page-32-1"></span>Use the following equation to determine the worst-case capacitance, accounting for capacitor variation over temperature, component tolerance, and voltage.

$$
C_{EFF} = C_{BIAS} \times (1 - TEMPCO) \times (1 - TOL)
$$

where:

C*BIAS* is the effective capacitance at the operating voltage. *TEMPCO* is the worst-case capacitor temperature coefficient. *TOL* is the worst-case component tolerance.

In this example, the worst-case temperature coefficient (TEMPCO) over −40°C to +85°C is assumed to be 15% for an X5R dielectric. The tolerance of the capacitor (TOL) is assumed to be 10%, and  $C_{\text{BIAS}}$  is 0.94  $\mu$ F at 1.8 V, as shown in [Figure 110.](#page-32-1)

Substituting these values into the following equation yields:

 $C_{EFF}$  = 0.94 μF × (1 – 0.15) × (1 – 0.1) = 0.72 μF

Therefore, the capacitor chosen in this example meets the minimum capacitance requirement of the LDO over temperature and tolerance at the chosen output voltage.

To guarantee the performance of th[e ADP5041,](http://www.analog.com/ADP5041) it is imperative that the effects of dc bias, temperature, and tolerances on the behavior of the capacitors be evaluated for each application.

#### <span id="page-32-0"></span>**SUPERVISORY SECTION**

#### *Threshold Setting Resistors*

Referring to [Figure 105,](#page-28-1) the maximum value of R2 is not to exceed 200 kΩ.

#### *Watchdog Input Current*

To minimize watchdog input current (and minimize overall power consumption), leave WDI low for the majority of the watchdog timeout period. When driven high, WDI can draw as much as 25 µA. Pulsing WDI low-to-high-to-low at a low duty cycle reduces the effect of the large input current. When WDI is unconnected, a window comparator disconnects the watchdog timer from the reset output circuitry so that reset is not asserted when the watchdog timer times out.

#### *Negative-Going Transients at the Monitored Rail*

To avoid unnecessary resets caused by fast power supply transients, th[e ADP5041](http://www.analog.com/ADP5041) is equipped with glitch rejection circuitry. The typical performance characteristic in [Figure 111](#page-32-2) plots the monitored rail voltage,  $V<sub>TH</sub>$ , transient duration vs. the transient magnitude. The curve shows combinations of transient magnitude and duration for which a reset is not generated. In this example, with the 3.00 V threshold, a transient that goes 100 mV below the threshold and lasts 8 µs typically does not cause a reset, but if the transient is any larger in magnitude or duration, a reset is generated. In this example, the reset threshold programming resistor values were  $R2 = 200$  kΩ,  $R1 = 1$  MΩ (see [Figure 105\)](#page-28-1).



<span id="page-32-2"></span>*Figure 111. Maximum VTH Transient Duration vs. Reset Threshold Overdrive*

#### *Watchdog Software Considerations*

In implementing the watchdog strobe code of the microprocessor, quickly switching WDI low to high and then high to low (minimizing WDI high time) is desirable for current consumption reasons. However, a more effective way of using the watchdog function can be considered.

A low-to-high-to-low WDI pulse within a given subroutine prevents the watchdog from timing out. However, if the subroutine is held in an infinite loop, the watchdog cannot detect this because the subroutine continues to toggle WDI.

A more effective coding scheme for detecting this error involves using a slightly longer watchdog timeout. In the program that calls the subroutine, WDI is set high. The subroutine sets WDI low when it is called. If the program executes without error, WDI is toggled high and low with every loop of the program. If the subroutine enters an infinite loop, WDI is kept low, the watchdog times out, and the microprocessor is reset (see [Figure 112\)](#page-33-1).





#### <span id="page-33-1"></span><span id="page-33-0"></span>**POWER DISSIPATION/THERMAL CONSIDERATIONS**

The [ADP5041](http://www.analog.com/ADP5041) is a highly efficient micropower management unit (micro PMU), and in most cases the power dissipated in the device is not a concern. However, if the device operates at high ambient temperatures and with maximum loading conditions, the junction temperature can reach the maximum allowable operating limit (125°C).

When the junction temperature exceeds 150°C, th[e ADP5041](http://www.analog.com/ADP5041) turns off all the regulators, allowing the device to cool down. Once the die temperature falls below 135°C, the [ADP5041](http://www.analog.com/ADP5041) resumes normal operation.

This section provides guidelines to calculate the power dissipated in the device and to make sure the [ADP5041](http://www.analog.com/ADP5041) operates below the maximum allowable junction temperature.

ADP5041 Data Sheet

The efficiency for each regulator on th[e ADP5041](http://www.analog.com/ADP5041) is given by

$$
\eta = \frac{P_{OUT}}{P_{IN}} \times 100\%
$$
\n(1)

where: η is efficiency.

*PIN* is the input power. *POUT* is the output power.

Power loss is given by

$$
P_{LOS} = P_{IN} - P_{OUT} \tag{2a}
$$

or

$$
P_{\text{Loss}} = P_{\text{OUT}} \left( 1 - \eta \right) / \eta \tag{2b}
$$

The power dissipation of the supervisory function is small and negligible.

Power dissipation can be calculated in several ways. The most intuitive and practical is to measure the power dissipated at the input and all the outputs. The measurements should be performed at the worst-case conditions (voltages, currents, and temperature). The difference between input and output power is dissipated in the device and the inductor. Use Equation 4 to derive the power lost in the inductor, and from this use Equation 3 to calculate the power dissipation in the [ADP5041](http://www.analog.com/ADP5041) buck regulator.

A second method to estimate the power dissipation uses the efficiency curves provided for the buck regulator, wheras the power lost on a LDO is calculated using Equation 12. When the buck efficiency is known, use Equation 2b to derive the total power lost in the buck regulator and inductor. Use Equation 4 to derive the power lost in the inductor, and then calculate the power dissipation in the buck converter using Equation 3. Add the power dissipated in the buck and in the LDOs to find the total dissipated power.

Note that the buck efficiency curves are typical values and may not be provided for all possible combinations of  $V_{IN}$ ,  $V_{OUT}$ , and IOUT. To account for these variations, it is necessary to include a safety margin when calculating the power dissipated in the buck.

A third way to estimate the power dissipation is analytical and involves modeling the losses in the buck circuit provided by Equation 8 to Equation 11 and the losses in the LDOs provided by Equation 12.

#### *Buck Regulator Power Dissipation*

The power loss of the buck regulator is approximated by

 $P_{\text{LOSS}} = P_{\text{DBUCK}} + P_L$  (3)

where:

*PDBUCK* is the power dissipation on th[e ADP5041](http://www.analog.com/ADP5041) buck regulator. *PL* is the inductor power losses.

The inductor losses are external to the device and they do not have any effect on the die temperature.

The inductor losses are estimated (without core losses) by

$$
P_L \cong I_{OUTI(RMS)}^2 \times DCR_L \tag{4}
$$

where:

*DCRL* is the inductor series resistance. *I*<sub>OUT1(RMS)</sub> is the rms load current of the buck regulator.

$$
I_{OUTI(RMS)} = I_{OUTI} \times \sqrt{1 + r/12}
$$
 (5)

where *r* is the normalized inductor ripple current.

$$
r \approx V_{\text{OUT1}} \times (1-D)/(I_{\text{OUT1}} \times L \times f_{\text{SW}}) \tag{6}
$$

where:

*L* is inductance.

*fSW* is switching frequency.

*D* is duty cycle.

$$
D = V_{\text{OUT1}} / V_{\text{INI}} \tag{7}
$$

The [ADP5041](http://www.analog.com/ADP5041) buck regulator power dissipation, PDBUCK, includes the power switch conductive losses, the switch losses, and the transition losses of each channel. There are other sources of loss, but these are generally less significant at high output load currents, where the thermal limit of the application is. Equation 8 shows the calculation made to estimate the power dissipation in the buck regulator.

$$
P_{DBUCK} = P_{COMP} + P_{SW} + P_{TRAN} \tag{8}
$$

The power switch conductive losses are due to the output current, I<sub>OUT1</sub>, flowing through the PMOSFET and the NMOSFET power switches that have internal resistance, RDSON-P and RDSON-N. The amount of conductive power loss is found by:

$$
P_{\text{COND}} = [R_{\text{DSON-P}} \times D + R_{\text{DSON-N}} \times (1 - D)] \times I_{\text{OUT1}}^2 \tag{9}
$$

For th[e ADP5041,](http://www.analog.com/ADP5041) at 125 $^{\circ}$ C junction temperature and VIN1 = 3.6 V, R<sub>DSON-P</sub> is approximately 0.2  $\Omega$ , and R<sub>DSON-N</sub> is approximately 0.16 Ω. At VIN1 = 2.3 V, these values change to 0.31  $\Omega$  and 0.21 Ω respectively, and at VIN1 = 5.5 V, the values are 0.16 Ω and 0.14  $\Omega$ , respectively.

Switching losses are associated with the current drawn by the driver to turn on and turn off the power devices at the switching frequency. The amount of switching power loss is given by:

$$
P_{SW} = (C_{GATE\text{-}P} + C_{GATE\text{-}N}) \times V_{INI}^2 \times f_{SW}
$$
 (10)

where:

*CGATE-P* is the PMOSFET gate capacitance. *CGATE-N* is the NMOSFET gate capacitance.

For th[e ADP5041,](http://www.analog.com/ADP5041) the total of (*CGATE-P* + *CGATE-N*) is approximately 150 pF.

The transition losses occur because the PMOSFET cannot be turned on or off instantaneously, and the SW node takes some time to slew from near ground to near  $V<sub>OUT1</sub>$  (and from  $V<sub>OUT1</sub>$  to ground). The amount of transition loss is calculated by:

$$
P_{TRAN} = V_{IN1} \times I_{OUT1} \times (t_{RISE} + t_{FALL}) \times f_{SW}
$$
\n(11)

where *tRISE* and *tFALL* are the rise time and the fall time of the switching node, SW. For the [ADP5041,](http://www.analog.com/ADP5041) the rise and fall times of SW are in the order of 5 ns.

If the preceding equations and parameters are used for estimating the converter efficiency, it must be noted that the equations do not describe all of the converter losses, and the parameter values given are typical numbers. The converter performance also depends on the choice of passive components and board layout; therefore, a sufficient safety margin should be included in the estimate.

#### *LDO Regulator Power Dissipation*

The power loss of a LDO regulator is given by:

$$
P_{DLDO} = [(V_{IN} - V_{OUT}) \times I_{LOAD}] + (V_{IN} \times I_{GND}) \tag{12}
$$

where:

*ILOAD* is the load current of the LDO regulator.

*VIN* and *VOUT* are input and output voltages of the LDO, respectively.

*I<sub>GND</sub>* is the ground current of the LDO regulator.

Power dissipation due to the ground current is small and it can be ignored.

The total power dissipation in the [ADP5041](http://www.analog.com/ADP5041) simplifies to:

$$
P_D = \{ [P_{DBUCK} + P_{DLDO1} + P_{DLDO2}] \} \tag{13}
$$

#### *Junction Temperature*

In cases where the board temperature,  $T_A$ , is known, the thermal resistance parameter,  $\theta_{JA}$ , can be used to estimate the junction temperature rise.  $T_J$  is calculated from  $T_A$  and  $P_D$  using the formula

$$
T_J = T_A + (P_D \times \theta_{JA}) \tag{14}
$$

The typical  $\theta_{JA}$  value for the 20-lead, 4 mm  $\times$  4 mm LFCSP is 38°C/W (see [Table 7\)](#page-6-3). A very important factor to consider is that  $\theta_{JA}$  is based on a 4-layer, 4 inch  $\times$  3 inch, 2.5 oz copper, as per JEDEC standard, and real applications may use different sizes and layers. To remove heat from the device, it is important to maximize the use of copper. Copper exposed to air dissipates heat better than copper used in the inner layers. The exposed pad (EP) should be connected to the ground plane with several vias as shown i[n Figure 114.](#page-36-2)

If the case temperature can be measured, the junction temperature is calculated by

$$
T_J = T_C + (P_D \times \theta_{JC}) \tag{15}
$$

where:

 $T_C$  is the case temperature.

 $\theta_{\text{JC}}$  is the junction-to-case thermal resistance provided in [Table 7.](#page-6-3)

When designing an application for a particular ambient temperature range, calculate the expecte[d ADP5041](http://www.analog.com/ADP5041) power dissipation  $(P_D)$  due to the losses of all channels by using Equation 8 to Equation 13. From this power calculation, the junction temperature, T<sub>J</sub>, can be estimated using Equation 14.

The reliable operation of the buck regulator and the LDO regulator can be achieved only if the estimated die junction temperature of th[e ADP5041](http://www.analog.com/ADP5041) (Equation 14) is less than 125°C. Reliability and mean time between failures (MTBF) is highly

affected by increasing the junction temperature. Additional information about product reliability can be found in the [Analog Devices, Inc., Reliability Handbook](http://www.analog.com/reliability_handbook)*,* which is available at [http://www.analog.com/reliability\\_handbook](http://www.analog.com/reliability_handbook)*.*

### <span id="page-35-0"></span>**APPLICATION DIAGRAM**



*Figure 113. Application Diagram*

09652-102

9652-102

# <span id="page-36-0"></span>PCB LAYOUT GUIDELINES

Poor layout can affec[t ADP5041](http://www.analog.com/ADP5041) performance, causing electromagnetic interference (EMI) and electromagnetic compatibility (EMC) problems, ground bounce, and voltage losses. Poor layout can also affect regulation and stability. A good layout is implemented using the following guidelines:

- Place the inductor, input capacitor, and output capacitor close to the IC using short tracks. These components carry high switching frequencies, and large tracks act as antennas.
- Route the output voltage path away from the inductor and SW node to minimize noise and magnetic interference.
- Maximize the size of ground metal on the component side to help with thermal dissipation.
- Use a ground plane with several vias connecting to the component side ground to further reduce noise interference on sensitive circuit nodes.

### <span id="page-36-1"></span>**SUGGESTED LAYOUT**

See [Figure 114](#page-36-2) for an example layout.



<span id="page-36-2"></span>*Figure 114. Suggested Board Layout*

### <span id="page-37-0"></span>**BILL OF MATERIALS**

### **Table 14.**



# <span id="page-38-0"></span>FACTORY PROGRAMMABLE OPTIONS

#### **Table 15. Regulator Output Discharge Resistor Options**



#### **Table 17. Reset Timeout Options**



#### <span id="page-38-1"></span>**Table 18. Watchdog Timer Options**



## <span id="page-39-0"></span>OUTLINE DIMENSIONS



Figure 115. 20-Lead Lead Frame Chip Scale Package [LFCSP\_WQ] 4 mm × 4 mm Body, Very Very Thin Quad (CP-20-10) Dimensions shown in millimeters

### <span id="page-39-1"></span>**ORDERING GUIDE**



 $1 Z =$  RoHS Compliant Part.

**©2011 Analog Devices, Inc. All rights reserved. Trademarks and registered trademarks are the property of their respective owners. D09652-0-12/11(0)** 



www.analog.com

Rev. 0 | Page 40 of 40